MSC8144E Reference Manual, Rev. 3
3-54
Freescale
Semiconductor
External Signals
TDM5RCLK
GPIO28
PCI_AD13
Input/
Output
Input/
Output
Input/
Output
TDM5 Receive Clock
Receive clock for TDM 5. Selected through the GPIO port; see Chapter 23,
GPIO. For functional details, see Chapter 20, TDM Interface.
General-Purpose Input Output 28
One of 32 GPIOs. For details, see Chapter 23, GPIO.
PCI Address/Data Line 13
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
0,1,2,5,6
0,1,2,5,6
3,4
TDM5RSYN
GPIO10
PCI_AD15
Input/
Output
Input/
Output
Input/
Output
TDM5 Receive Frame Sync
The receive sync signal for TDM 5. As an input, this can be the DATA_B data
signal for TDM 5. Selected through the GPIO port; see Chapter 23, GPIO. For
functional details, see Chapter 20, TDM Interface.
General-Purpose Input Output 10
One of 32 GPIOs. For details, see Chapter 23, GPIO.
PCI Address/Data Line 15
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
0,1,2,5,6
0,1,2,5,6
3,4
TDM4TDAT
PCI_AD11
Input/
Output
Input/
Output
TDM4 Serial Transmitter Data
The serial transmit data signal for TDM 4. As an output, it provides the DATA_D
signal for TDM 4. Selected through the GPIO port; see Chapter 23, GPIO. For
functional details, see Chapter 20, TDM Interface.
PCI Address/Data Line 11
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
0,1,2,5,6
3,4
TDM4TCLK
PCI_AD10
Input
Input/
Output
TDM4 Transmit Clock
Transmit clock for TDM 4. For configuration details, see Chapter 20, TDM
Interface.
PCI Address/Data Line 10
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
0,1,2,5,6
3,4
TDM4TSYN
PCI_AD12
Input/
Output
Input/
Output
TDM4 Transmit Sync
Transmit sync signal for TDM 4. Selected through the GPIO port; see Chapter
23, GPIO. For functional details, see Chapter 20, TDM Interface.
PCI Address/Data Line 12
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
0,1,2,5,6
3,4
TDM4RDAT
PCI_AD8
Input/
Output
Input/
Output
TDM4 Serial Receiver Data
The receive data signal for TDM 4. As an input, this can be the DATA_A data
signal for TDM 4. For configuration details, see Chapter 20, TDM Interface.
PCI Address/Data Line 8
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
0,1,2,5,6
3,4
TDM4RCLK
PCI_AD7
Input/
Output
Input/
Output
TDM4 Receive Clock
The receive clock signal for TDM 4. As an output, this can be the DATA_C data
signal for TDM 4. For configuration details, see Chapter 20, TDM Interface.
PCI Address/Data Line 7
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
0,1,2,5,6
3,4
Table 3-16. TDM[7–0] Signals (Continued)
Signal Name
Type
Description
I/O Mode
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...