Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
15-41
15.2.4.9 PCI Inbound Base Address Registers 0–2 (PIBAR[0–2])
PIBAR[0–2] define the starting point of the corresponding inbound windows in the PCI memory
space. A write to a PIBAR[0–2] also causes a change in the corresponding GPL base address
register in the PCI configuration space.
Note:
Base addresses written to PIBAR[0–2] must be aligned to the Inbound Window Size
set defined in the corresponding PIWAR[0–2].
Table 15-32 shows the PIBAR[0–2] bit field.
15.2.4.10 PCI Inbound Extended Base Address Registers (PIEBAR[1–2])
PIEBAR[1–2] define the high portion of the starting point of the inbound windows in the PCI
memory space. Table 15-33 shows the PIEBAR[1–2] bit fields.
PIBAR0
PCI Inbound Base Address Registers 0–2
Offset 0x070
PIBAR1
Offset 0x058
PIBAR2
Offset 0x040
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
BA
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
BA
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 15-32. PIBAR[0–2] Field Descriptions
Bits
Description
BA
31–0
Base Address
This field contains the starting address of the inbound window in the PCI memory space. The field corresponds
to bits 43–12 of a 64-bit address. In PIBAR0, the upper 12 bits are reserved because only 32-bit addresses are
supported.
PIEBAR2
PCI Inbound Extended Base Address Registers 1–2
Offset 0x044
PIEBAR1
Offset 0x05C
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
—
EBA
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
EBA
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...