RapidIO Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
16-131
register to emulate a hardware error during software development. Undefined results occur if
fields in this register are set while an actual Logical/Transport Layer error is detected. Note that
this register can be written with an invalid combination of bits set, and care should be taken to
avoid this.
Table 16-67. LTLEDCSR Field Descriptions
Bit
Name
Description
IER
31
0
I/O Error Response
Indicates an error response for an I/O logical layer request.
MER
30
0
Message Error Response
Indicates an error response for an MSG logical layer request. The error is detected and
captured in the message unit.
—
29
0
Reserved. Write to zero for future compatibility.
MFE
28
0
Message Format Error
Indicates a MESSAGE packet data payload with an invalid size or segment. The error is
detected and captured in the message unit.
ITD
27
0
Illegal Transaction Decode
Indicates received illegal fields in the request/response packet for a supported
transaction (IO/MSG logical)
ITTE
26
0
Illegal Transaction Target Error
Indicates a packet containing a destination ID that is not defined for this end point when
accept-all is not enabled.
MRT
25
0
Message Request Time-Out
Indicates that a required message request has not been received within the specified time-out
interval. The error is detected and captured in message unit.
PRT
24
0
Packet Response Time-Out
Indicates that a required response was not received within the specified time-out interval
(IO/MSG logical)
UR
23
0
Unsolicited Response
Indicates that an unsolicited/unexpected response packet was received (IO/MSG logical).
UT
22
0
Unsupported Transaction
Indicates a received transaction that is not supported in the destination operations CAR.
—
21–8
0
Reserved. Write to zero for future compatibility.
IACB
7
0
Inbound ATMU Crossed Boundary
Indicates a received transaction that crosses an Inbound ATMU boundary.
OACB
6
0
Outbound ATMU Crossed Boundary
Indicates a transmitted transaction that crosses an outbound ATMU boundary, a segment
boundary, or a subsequent boundary.
—
5
0
Reserved. Write to zero for future compatibility.
RETE
4
0
Retry Error Threshold Exceeded
Indicates that the allowed number of logical retries (given by LRETCR[RET]) has been
exceeded. The message unit also drives RETE when the allowed number of message retries is
exceeded.
TSE
3
0
Transport Size Error
The tt field is not consistent with bit 27 of the processing element features CAR (that is, the tt
value is reserved or indicates a common transport system unsupported by this device).
PTTL
2
0
Packet Time-to-Live Error
Indicates that a packet time-to-live error occurred (that is, a packet could not be successfully
transmitted before the packet time-to-live counter expired).
—
1–0
0
Reserved. Write to zero for future compatibility.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...