Detailed Register Descriptions
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
8-19
8.2.15 General Interrupt Enable Register 2 (GIER2_x)
GIER2_[0–3] include interrupt enable bits for cores 0–3 for some events that rarely occur. The
GIER2_[0–3] are reset by a hard reset event. All bits are cleared on reset. Write accesses to this
register can only be performed in supervisor mode
.
GIER2_0
General Interrupt Enable Register 2 for Cores 0–3
Offset 0x58
GIER2_1
Offset 0x5C
GIER2_2
Offset 0x60
GIER2_3
Offset 0x64
Bit
31
30
29
28
27
26
25
24
—
—
SWT4_EN
SWT3_EN
SWT2_EN
SWT1_EN
SWT0_EN
OCN_ERR_EN
Type
R/W
Reset
0
0
0
0
0
0
0
0
Bit
23
22
21
20
19
18
17
16
PCI_ERR_EN
DDR_ERR_EN
DMA_ERR_EN
—
CE_IECC_EN
CE_DECC_EN TDM_P1ECC_EN TDM_P0ECC_EN
Type
R/W
Reset
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
TDM7_TERR_EN TDM7_RERR_EN TDM6_TERR_EN TDM6_RERR_EN TDM5_TERR_EN TDM5_RERR_EN TDM4_TERR_EN TDM4_RERR_EN
Type
R/W
Reset
0
0
0
0
0
0
0
0
Bit
7
6
5
4
3
2
1
0
TDM3_TERR_EN TDM3_RERR_EN TDM2_TERR_EN TDM2_RERR_EN TDM1_TERR_EN TDM1_RERR_EN TDM0_TERR_EN TDM0_RERR_EN
Type
R/W
Reset
0
0
0
0
0
0
0
0
Table 8-15. GIER2_x Bit Descriptions
Name
Description
Settings
—
31–30
Reserved. Write to zero for future compatibility.
SWT4_EN
29
SWT 4 Interrupt Enable
0
Interrupt disabled
1
Interrupt enabled
SWT3_EN
28
SWT 3 Interrupt Enable
0
Interrupt disabled
1
Interrupt enabled
SWT2_EN
27
SWT 2 Interrupt Enable
0
Interrupt disabled
1
Interrupt enabled
SWT1_EN
26
SWT 1 Interrupt Enable
0
Interrupt disabled
1
Interrupt enabled
SWT0_EN
25
SWT 0 Interrupt Enable
0
Interrupt disabled
1
Interrupt enabled
OCN_ERR_EN
24
OCeaN Error Interrupt Enable
0
Interrupt disabled
1
Interrupt enabled
PCI_ERR_EN
23
PCI Error Interrupt Enable
0
Interrupt disabled
1
Interrupt enabled
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...