MSC8144E Reference Manual, Rev. 3
25-38
Freescale
Semiconductor
Debugging, Profiling, and Performance Monitoring
—
23–22
0
Reserved. Write to zero for future compatibility.
TENMP
21–20
0
Triad Enable Mode Privilege Level
The event enabling the counters belongs to the task
described by these bits. If the MARK instruction
enables the counters, all the programming options
mentioned here can be chosen. For EDCA events
the privilege level can be filtered inside the EDCA
itself.
00 The enabling event belongs to any task.
01 The enabling event is the result of a user
task detected under the control of
DP_CR[TIDCM].
10 The enabling event belongs to a supervisor
level task.
11 The enabling event is the result of a
supervisor level task detected under the
control of DP_CR[TIDCM].
TENM
19–16
0
Triad Enable Mode
The event that enables the counters.
0000
The counter is disabled.
0001
MARK instruction.
0010
Event generated by EDCA0 in the OCE.
0011
Event generated by EDCA1 in the OCE.
0100
Event generated by EDCA2 in the OCE.
0101
Event generated by EDCA3 in the OCE.
0110
Event generated by EDCA4 in the OCE.
0111
Event generated by EDCA5 in the OCE.
1000–
1110
reserved
1111
The counter is enabled.
—
15–14
0
Reserved. Write to zero for future compatibility.
CEGP
13–12
0
Counted Event Group Privilege Level
The source counted by the counter belongs to the
task described by these bits.
00 The counter counts events that belong to
any task.
01 The counter only counts events belonging
to user tasks detected under the control of
DP_CR[TIDCM].
10 The counter counts event that belong to a
supervisor level task.
11 The counter counts events belonging to
supervisor level task detected under the
control of DP_CR[TIDCM].
—
11–9
0
Reserved. Write to zero for future compatibility.
CEG
8–4
0
Counted Event Group
The source counted by the counter.
See Table 25-19 for details.
—
3
0
Reserved. Write to zero for future compatibility.
CMODE
2–1
0
Triad Counters Mode
Specifies the mode of the counter
00 One shot. Each counters in the triad
generates an event when it reaches 0,
stops counting, and disables itself.
01 Trace mode. Each counter in the triad has
its value saved in a shadow register
whenever required by the trace buffer. The
counter continues to count and generates
an event when it reaches 0.
10–
11 reserved.
Table 25-18. DP_TAC Bit Descriptions (Continued)
Name
Reset
Description
Settings
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...