MSC8144E Reference Manual, Rev. 3
13-20
Freescale
Semiconductor
Interrupt Handling
GIER2_[0–3] include interrupt enable bits for cores 0–3 for some events that rarely occur. The
GIER2_[0–3] are reset by a hard reset event. All bits are cleared on reset. Write accesses to this
register can only be performed in supervisor mode
.
Table 13-11. GIER2_x Bit Descriptions
Name
Description
Settings
—
31–30
Reserved. Write to zero for future compatibility.
SWT4_EN
29
SWT 4 Interrupt Enable
0
Interrupt disabled
1
Interrupt enabled
SWT3_EN
28
SWT 3 Interrupt Enable
0
Interrupt disabled
1
Interrupt enabled
SWT2_EN
27
SWT 2 Interrupt Enable
0
Interrupt disabled
1
Interrupt enabled
SWT1_EN
26
SWT 1 Interrupt Enable
0
Interrupt disabled
1
Interrupt enabled
SWT0_EN
25
SWT 0 Interrupt Enable
0
Interrupt disabled
1
Interrupt enabled
OCN_ERR_EN
24
OCeaN Error Interrupt Enable
0
Interrupt disabled
1
Interrupt enabled
PCI_ERR_EN
23
PCI Error Interrupt Enable
0
Interrupt disabled
1
Interrupt enabled
DDR_ERR_EN
22
DDR Error Interrupt Enable
0
Interrupt disabled
1
Interrupt enabled
DMA_ERR_EN
21
DMA Error Interrupt Enable
0
Interrupt disabled
1
Interrupt enabled
—
20
Reserved. Write to zero for future compatibility.
CE_IECC_EN
19
ECC Error Interrupt of the CE IMEM Enable
0
Interrupt disabled
1
Interrupt enabled
CE_DECC_EN
18
ECC Error Interrupt of the CE DRAM Enable
0
Interrupt disabled
1
Interrupt enabled
TDM_P1ECC_EN
17
Parity Error Interrupt of TDM[4–7] Enable
0
Interrupt disabled
1
Interrupt enabled
TDM_P0ECC_EN
16
Parity Error Interrupt of TDM[0–3] Enable
0
Interrupt disabled
1
Interrupt enabled
TDM7_TERR_EN
15
TDM7 Transmit Error Interrupt Enable
0
Interrupt disabled
1
Interrupt enabled
TDM7_RERR_EN
14
TDM7 Receive Error Interrupt Enable/Disable
0
Interrupt disabled
1
Interrupt enabled
TDM6_TERR_EN
13
TDM6 Transmit Error Interrupt Enable/Disable
0
Interrupt disabled
1
Interrupt enabled
TDM6_RERR_EN
12
TDM6 Receive Error Interrupt Enable/Disable
0
Interrupt disabled
1
Interrupt enabled
TDM5_TERR_EN
11
TDM5 Transmit Error Interrupt Enable/Disable
0
Interrupt disabled
1
Interrupt enabled
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...