MSC8144E Reference Manual, Rev. 3
7-12
Freescale
Semiconductor
Clocks
7.2 Clock Programming Model
This section describes the following clock configuration registers in detail:
System Clock Control Register (SCCR), page 7-12.
PLL Clock Mode Register 0 Back/Front (PCMR0B, PCMR0F), page 7-14.
PLL Clock Mode Register 1 Back/Front (PCMR1B, PCMR1F), page 7-16.
PLL Clock Mode Register 2 Back/Front (PCMR2B, PCMR2F), page 7-18.
Dividers Clock Mode Register0 Back/Front (DCMR0B, DCMR0F), page 7-20.
Dividers Clock Mode Register1 Back/Front (DCMR1B, DCMR1F), page 7-22
PLL Auxiliary Mode Register 0 Back/Front (PAMR0B, PAMR0F),
PLL Auxiliary Mode Register 1 Back/Front (PAMR1B, PAMR0F),
PLL Auxiliary Mode Register 2 Back/Front (PAMR2B, PAMR0F),
Note:
The base address for the clock registers is 0xFFF24000.
7.2.1 System Clock Control Register (SCCR)
The SCCR stores the general configuration of the system clocks. It is initialized only by a power-on reset.
Table 7-7 defines the SCCR bit fields.
SCCR
System Clock Control Register
Offset 0x000
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
—
RLK
PLL
RLK
DIV
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CLK0
DIS
CLK1
DIS
CLK2
DIS
CLK3
DIS
CLK4
DIS
CLK5
DIS
CLK6
DIS
CLK7
DIS
CLK8
DIS
CLK9
DIS
CLK10
DIS
CLK11
DIS
CLK12
DIS
—
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 7-7. SCCR Bit Descriptions
Name
Reset
Description
Settings
—
31–18
0
Reserved. Write to zero for future compatibility.
RLKPLL
17
0
Relock PLLs
Setting this bit initiates PLL clock relocking
according to the clock mode programmed in
PCMRs and PAMRs. You must clear the bit
after clock relocking is complete
0
Do not relock clocks.
1
Relock clocks.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...