MSC8144E Reference Manual, Rev. 3
1-34
Freescale
Semiconductor
Overview
1.26.2 Application 2
In this system, the UTOPIA level 2 provides the packet (cell) based interface via either AAL2 or
AAL5. To provide the PCM side, TDM is used. The UL2 interface on MSC8144E provides
parsing into the IP packet contained in the AAL5 cps. For AAL2, it can support multiple AAL2
cps packets per cell. In both cases, each SC3400 core can have individual buffer rings. In this
example, a simple TDM is chosen.
Figure 1-8. DSP Farm Example using UTOPIA and TDM
TDM
UL2
EEPROM
MSC8144E
ETH
sRIO
ETH
UTOPIA
DDR
I
2
C
TDM
MSC8144E
ETH
sRIO
ETH
UTOPIA
DDR
I
2
C
TDM
MSC8144E
ETH
sRIO
ETH
UTOPIA
DDR
I
2
C
TDM
MSC8144E
ETH
sRIO
ETH
UTOPIA
DDR
I
2
C
TDM
PCI
PCI
PCI
PCI
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...