TDM Basics
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
19-25
Figure 19-25 illustrates the pointers associated with receive and transmit buffers that are mapped
on the system I/F.
Figure 19-25. Data Buffer Location in Main Memory
Receive Global Base Address
d
a
ta
bu
ff
e
r k
bas
e a
ddr
ess
TDMxRGBA << 16
Receive Data Buffer
Memory Map
8 bytes
channel k
(A/
μ
law active)
(transparent channel)
transparent channel
Receive Data Buffer i
RDBS
Bytes
RDBSx2
Bytes
RCPRk[RCDBA]
Transmit Global Base Address
TDMxTGBA << 16
Transmit Data Buffer
channel m
(A/
μ
law active)
Bytes
TDBS
Bytes
TDBSx2
RCPRi[RCDBA]
Transmit data buffer l
TCPRl[TCDBA]
TCPRm[TCDBA]
0000
RCDBA
RCPRx
RGBA
RGBA
Receive data buffer i base address
0
3
23
31
16
0000
TCDBA
TCPRx
TGBA
TGBA
Transmit data buffer i base address
0
3
23
31
16
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...