Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
4-37
—
23–16
0
Reserved. Write to 0 for future compatibility.
SI
15–11
0
Source
Defines the source ID to monitor.
For CL:ASS0:
0x00 Core0
0x01 Core1
0x02 Core2
0x03 Core3
0x08 DMA port 0
Other values equal to the initiator source ID point to
CLASS1
For CLASS1:
0x04 L2 ICache Core0
0x05 L2 ICache Core1
0x06 L2 ICache Core2
0x07 L2 ICache Core3
0x11 QUICC Engine module
0x18 DMA port 1
Other values equal to the initiator source ID point to
CLASS2
For CLASS2:
0x12 RapidIO interface
0x14 TDM interface
0x15 PCI controller
PR
10–9
0
Priority
Defines the priority level to monitor.
00 Priority 0 (highest)
01 Priority 1
10 Priority 2
11
Priority 3 (lowest)
BC
8–0
0
Byte Count
This field defines the value of the byte
count that the watch point unit monitors.
The byte count to monitor can be from 1 to 511
bytes.
Table 4-19. CnWPEACR Bit Descriptions (Continued)
Name
Reset
Description
Settings
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...