Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
26-73
Table 26-6. Header Bit Definitions
Bits
Name
Description
Settings
63–60
OP_0
EU_SEL0
Primary EU Select
Notes: 1.
EU_SEL0 values of “No EU selected” or
“Reserved” results in an “Unrecognized
Header Error” condition during
processing of the descriptor header.
2.
If EU_SEL1 is MDEU, then EU_SEL0
must be DEU, AESU, AFEU, or KEU. All
other values of EU_SEL0 result in an
“Unrecognized header” error condition.
See Table 26-7 for setting values.
59–52
MODE0
Primary Mode
Mode data used to program the primary EU. The mode
data is to the chosen EU. This field is passed directly
to bits 7–0 of the Mode Register in the selected EU.
51–48
OP_1
EU_SEL1
Secondary EU Select
Notes: 1.
The only valid choices for EU_SEL1 are
“No EU selected” or MDEU. Any other
choice results in an “Unrecognized
Header” error condition.
2.
If EU_SEL1 is MDEU, then EU_SEL0
must be DEU, AESU, AFEU, or KEU. All
other values of EU_SEL0 result in an
“Unrecognized header” error condition.
See Table 26-7 for setting values.
47–40
MODE1
Secondary Mode
Mode data used to program the primary EU. The mode
data is to the chosen EU. This field is passed directly
to bits 7–0 of the Mode Register in the selected EU.
39–35
DESC_TYPE
Descriptor Type
Along with the DIR field, this determines the sequence
of actions to be performed by the channel and selected
EUs using the blocks of data listed in the rest of the
descriptor. The determined attributes include:
• the direction of data flow for each data block
• which EU (primary or secondary) to access
• what snooping options to use
• and which internal EU addresses to access
See Table 26-4 for valid settings.
Table 26-5 shows how the
pointers should be used with the
various descriptor types to load
keys, context, and text-data into
the Execution Units, and how the
required outputs should be
unloaded.
34
—
Reserved.
33
DIR
Direction: Direction of Overall Data Flow
Along with the DESC_TYPE field, this field helps
determine the sequence of actions to be performed by
the channel and selected EUs.
0
Outbound
1
Inbound
32
DN
Done Notification
This enables done notification if the NT field is 1 in the
Channel Configuration Register (see Table 26-7). The
done notification can take the form of an interrupt, a
writeback in the DONE field of this header (see Table
26-4), or both, depending upon the states of the
Channel Done Interrupt Enable (CDIE) and Channel
Done Writeback Enable (CDWE) bits in the Channel
Configuration Register.
0
No done notification.
1
Signal DONE to the core
processor on completion of
this descriptor.
31–0
—
Reserved
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...