MSC8144E Reference Manual, Rev. 3
16-188
Freescale
Semiconductor
Serial RapidIO
®
Controller
16.6.77
Outbound Doorbell Status Register (ODSR)
ODSR reports various doorbell conditions during and after a doorbell operation. Writing a 1 to
the corresponding set bit clears the bit.
ODSR
Outbound Doorbell Status Register
Offset 0x13404
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
—
TYPE
R
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
—
MER RETE PRT
—
DUB
EODI
—
TYPE
R
W1C
R
R
W1C
R
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 16-120. ODSR Field Descriptions
Bits
Reset Description
—
31–13
0
Reserved. Write to zero for future compatibility.
MER
12
0
Message Error Response
Set when an error response is received from the doorbell target. The error response reserved
field indicates the value of the error response status bits when an error response is received.
MER is cleared by writing a 1 to it.
For proper operation, this bit should be cleared only when a doorbell operation is not in
progress.
RETE
11
0
Retry Error Threshold Exceeded
Set when the doorbell unit cannot complete a doorbell operation because the retry error
threshold value has been exceeded due to a RapidIO retry response. RETE is cleared by
writing a 1 to it.
For proper operation, this bit should be cleared only when a doorbell operation is not in
progress.
PRT
10
0
Packet Response Time-Out
Set when the doorbell unit cannot complete a doorbell operation and a packet response
time-out occurs. PRT is cleared by writing a 1 to it.
For proper operation, this bit should be cleared only when a doorbell operation is not in
progress.
—
9–3
0
Reserved. Write to zero for future compatibility.
DUB
2
0
Doorbell Unit Busy
Indicates that a doorbell operation is in progress. DUB is cleared when an error occurs or the
doorbell operation is finishes. Read only.
EODI
1
0
End-of-Doorbell Interrupt
When a doorbell operation finishes and the ODDATR[EODIE] bit is set, this bit is set and an
interrupt is generated. EODI is cleared by writing a 1 to it.
For proper operation, this bit should be cleared only when a doorbell operation is not in
progress.
—
0
0
Reserved. Write to zero for future compatibility.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...