RapidIO Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
16-133
16.6.27
Logical/Transport Layer Address Capture Command and Status
Register (LTLACCSR)
LTLACCSR contains error information. It is locked when a logical/transport error is detected and
the corresponding enable bit is set. LTLACCSR is stored in the port and in the message unit,
although the values in this register can differ between the port and the message unit. The message
unit LTLACCSR cannot lock if the port is locked; the port LTLACCSR cannot lock if the
message unit is locked.
Note:
Fields in this register can be set by writing to the register. You can use this to emulate
a hardware error during software development. Undefined results occur if fields in the
register are changed while an actual Logical/Transport error is being detected.
—
5
0
Reserved. Write to zero for future compatibility.
RETE
4
0
Retry Error Threshold Exceeded Enable
Enables reporting when the allowed number of logical retries is exceeded.
TSE
3
0
Transport Size Error Enable
Enables error reporting when the field is not consistent with the CTLS bit of the processing
element features CAR (that is, the tt value is reserved or indicates a common transport system
unsupported by this device).
PTTL
2
0
Packet Time-to-Live Error Enable
Enables reporting of a packet time-to-live error. Capture and lock the result.
—
2–0
0
Reserved. Write to zero for future compatibility.
LTLACCSR
Logical/Transport Layer Address Capture Command and
Offset 0x00614
Status Register
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
A
TYPE
R/W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
A
—
XA
TYPE
R/W
R
R/W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 16-69. LTLACCSR Field Descriptions
Bit
Reset
Description
A
31–3
0
Address
Normally, the least significant 29 bits of the address associated with the error (for
requests, for responses, if available). For details, see Section 16.2.10.3, Logical Layer
RapidIO Errors, on page 16-30.
Table 16-68. LTLEECSR Field Descriptions (Continued)
Bit
Reset
Description
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...