MSC8144E Reference Manual, Rev. 3
3-52
Freescale
Semiconductor
External Signals
TDM6TSYN
GPIO8
IRQ14
PCI_AD24
Input/
Output
Input/
Output
Input
Input/
Output
TDM6 Transmit Frame Sync
The transmit sync signal for TDM 6. Selected through the GPIO port; see
Chapter 23, GPIO. For configuration details, see Chapter 20, TDM Interface.
General-Purpose Input Output 8
One of 32 GPIOs. For details, see Chapter 23, GPIO.
Interrupt Request 14
One of sixteen external lines that can request a service routine via the internal
interrupt controller. Selected through the GPIO port; see Chapter 23, GPIO. For
functional details, see Chapter 13, Interrupt Handling.
PCI Address/Data Line 24
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
0,1,2,5,6
0,1,2,5,6
0,1,2,5,6
3,4
TDM6RDAT
GPIO5
IRQ11
PCI_AD20
Input/
Output
Input/
Output
Input
Input/
Output
TDM6 Receive Data
The receive data signal for TDM 6. Selected through the GPIO port; see
Chapter 23, GPIO. For configuration details, see Chapter 20, TDM Interface.
General-Purpose Input Output 5
One of 32 GPIOs. For details, see Chapter 23, GPIO.
Interrupt Request 11
One of sixteen external lines that can request a service routine via the internal
interrupt controller. Selected through the GPIO port; see Chapter 23, GPIO. For
functional details, see Chapter 13, Interrupt Handling.
PCI Address/Data Line 20
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
0,1,2,5,6
0,1,2,5,6
0,1,2,5,6
3,4
TDM6RCLK
GPIO4
IRQ10
PCI_AD19
Input/
Output
Input/
Output
Input
Input/
Output
TDM6 Receive Clock
The receive clock signal for TDM 6. Selected through the GPIO port; see
Chapter 23, GPIO. For configuration details, see Chapter 20, TDM Interface.
General-Purpose Input Output 4
One of 32 GPIOs. For details, see Chapter 23, GPIO.
Interrupt Request 10
One of sixteen external lines that can request a service routine via the internal
interrupt controller. Selected through the GPIO port; see Chapter 23, GPIO. For
functional details, see Chapter 13, Interrupt Handling.
PCI Address/Data Line 19
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
0,1,2,5,6
0,1,2,5,6
0,1,2,5,6
3,4
Table 3-16. TDM[7–0] Signals (Continued)
Signal Name
Type
Description
I/O Mode
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...