MSC8144E Reference Manual, Rev. 3
26-78
Freescale
Semiconductor
Security Engine (SEC)
SWR
32
0
Software Reset
Writing 1 to this bit will cause a global software reset. Upon
completion of the reset, this bit will be automatically cleared.
0
Do not reset
1
Global Reset
CHN3_EU_PR_CNT
31–24
0
Channel 3 EU Priority Counter
This counter is used by the controller to determine when
Channel 3 has been denied access to a requested EU long
enough to warrant immediate elevation to level 2 priority.
Note: If set to zero, the CHN4_EU_PR_CTR must also be set
to zero, and the controller assigns EUs on a purely
round-robin basis. If set to non-zero,
CHN4_EU_PR_CTR must be set to a different,
non-zero value.
CHN4_EU_PR_CNT
23–17
0
Channel 4 EU Priority Counter
This counter is used by the controller to determine when
Channel 4 has been denied access to a requested EU long
enough to warrant immediate elevation to level 2 priority.
Note: If set to zero, the CHN3_EU_PR_CTR must also be set
to zero, and the controller assigns EUs on a purely
round-robin basis. If set to non-zero,
CHN3_EU_PR_CTR must also be set to a different,
non-zero value.
CHN3_BUS_PR_CNT
16–8
0
Channel 3 Bus Priority Counter
This counter is used by the controller to determine when
Channel 3 has been denied access to the bus long enough to
warrant immediate elevation to level 2 priority.
Note: If set to zero, the CHN4_BUS_PR_CTR must also be
set to zero, and the controller assigns access to the bus
on a purely round-robin basis. If set to non-zero,
CHN4_BUS_PR_CTR must be set to a different,
non-zero value.
CHN4_BUS_PR_CNT
7–0
0
Channel 4 Bus Priority Counter
This counter is used by the controller to determine when
Channel 4 has been denied access to a needed on-chip
resource long enough to warrant immediate elevation to level
2 priority.
Note: If set to zero, the CHN3_BUS_PR_CTR must also be
set to zero, and the controller assigns access to the bus
on a purely round-robin basis. If set to non-zero,
CHN3_BUS_PR_CTR must be set to a different,
non-zero value.
Table 26-11. Master Control Register Bit Field Descriptions (Continued)
Bits
Reset
Description
Settings
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...