PCI Signals
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
3-21
PCI_AD7
TDM4RCLK
Input/
Output
Input/
Output
PCI Address/Data Line 7
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
TDM4 Receive Clock
The receive clock signal for TDM 4. As an output, this can be the DATA_C data
signal for TDM 4. For configuration details, see Chapter 20, TDM Interface.
3,4
0,1,2,5,6
PCI_AD6
GPIO25
IRQ15
GE1_RX_ER
Input/
Output
Input/
Output
Input
Input
PCI Address/Data Line 6
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
General-Purpose Input Output 25
One of 32 GPIOs. For details, see Chapter 23, GPIO.
Interrupt Request 15
One of sixteen external lines that can request a service routine via the internal
interrupt controller. Configured through the GPIO port. For details, see Chapter
23, GPIO. For functional details, see Chapter 13, Interrupt Handling.
Ethernet 1 Receive Error
For details, see Chapter 19, Ethernet Controller.
2,3,4
0,5
0,5
1,6
PCI_AD5
GE1_CRS
Input/
Output
Input
PCI Address/Data Line 5
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
Ethernet 1 Carrier Sense
For details, see Chapter 19, Ethernet Controller.
0,2,3,4,5
1,6
PCI_AD4
TDM7TSYN
UTP_RMOD
Input/
Output
Input/
Output
Input
PCI Address/Data Line 4
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
TDM7 Transmit Frame Sync
Transmit frame sync for TDM 7. See Chapter 20, TDM Interface.
Receive Word Modulo
2,3,4
0,1
7
PCI_AD3
TDM7TDAT
GE2_TD3
UTP_TMD
Input/
Output
Input/
Output
Output
Output
PCI Address/Data Line 3
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
TDM7 Serial Transmitter Data
The serial transmit data signal for TDM 7. As an output, it provides the DATA_D
signal for TDM 7. For configuration details, see Chapter 20, TDM Interface.
Ethernet 2 Transmit Data 3
For details, see Chapter 19, Ethernet Controller.
Transmit Word Modulo
2,3,4
0,1
5,6
7
PCI_AD2
TDM7RSYN
GE2_TD2
UTP_TER
Input/
Output
Input/
Output
Output
Output
PCI Address/Data Line 2
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
TDM7 Receive Frame Sync
The receive sync signal for TDM 7. As an input, this can be the DATA_B data
signal for TDM 7. For configuration details, see Chapter 20, TDM Interface.
Ethernet 2 Transmit Data 2
For details, see Chapter 19, Ethernet Controller.
Transmit Error
2,3,4
0,1
5,6
7
Table 3-8. PCI Signals (Continued)
Signal Name
Type
Description
I/O Mode
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...