RapidIO Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
16-155
16.6.48
Port 0 Serial Link Command and Status Register (P0SLCSR)
P0SLCSR contains status of the of the serial physical link.
P0SLCSR
Port 0 Serial Link Command and Status Register
Offset 0x10158
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
LS0 LS1
LS2
LS3
—
LA
—
TYPE W1C W1C W1C W1C
R
W1C
R
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
—
TYPE
R
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 16-91. P0SLCSR Field Descriptions
Bit
Reset
Description
LS0
31
0
Lane Sync Achieved for Lane 0
Write with 1 to clear
LS1
30
0
Lane Sync Achieved for Lane 1
Write with 1 to clear
LS2
29
0
Lane Sync Achieved for Lane 2
Write with 1 to clear
LS3
28
0
Lane Sync Achieved for Lane 3
Write with 1 to clear
—
27–24
0
Reserved. Write to zero for future compatibility.
LA
23
0
Lane Alignment Achieved
Write with 1 to clear.
—
22–0
0
Reserved. Write to zero for future compatibility.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...