RapidIO Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
16-183
QFI
4
0
Queue Full Interrupt
If the queue is full and the IMxMR[QFIE] bit is set, QFI is set and an interrupt is generated. QFI s
cleared by writing a 1 to it.
—
3
0
Reserved. Write to zero for future compatibility.
MB
2
0
Mailbox Busy
Indicates that a message operation is in progress. MB is cleared when an error occurs or the
message operation finishes. Read only.
QE
1
1
Queue Empty
If the queue is empty, this bit is set. QE is also set if the message controller is disabled. Read
only.
MIQI
0
0
Message-In-Queue Interrupt
If the queue has accumulated the number of messages specified by the IMxMR[MIQ_THRESH]
and the IMxMR[MIQIE] bit is set, this bit is set and an interrupt is generated. This bit is cleared
by writing a 1 to it.
Table 16-115. IMxSR Field Descriptions (Continued)
Bits
Reset Description
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...