Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
15-45
POCMR[0–5] define the size and destination of the outbound translation window and some
properties of the window in the PCI address space. Table 15-37 shows the POCMR[0–5] bit
fields.
Table 15-37. POCMR[0–5] Field Descriptions
Bits
Description
Settings
EN
31
Enable
This bit enables the address translation window. Local addresses that
match the definition of the window will be recognized by the VCOP and
translated to the PCI memory space.
0
Address translation is disabled for
this window.
1
Address translation is enabled for
this window.
IO
30
I/O Space
This bit determines whether the window is mapped to the PCI memory
space or PCI I/O space.
0
Memory space
1
I/O space
SE
29
Streaming Enable
This bit defines whether the transactions that are translated through this
window may be streamed on the PCI bus. When this bit is set, the PCI
controller may combine consecutive cache line transfers into one PCI
transaction.
0
Streaming disabled
1
Streaming enabled
—
28–20
Reserved. Write to 0 for future compatibility.
CM
20–0
Comparison Mask
This field contains the size of the translation window. The bits that are 1
in this field indicate bits of the transaction address that should be
matched to the value in the PCI outbound base address register and
translated in case of a match. This field corresponds to the
most-significant 20 bits of a 32-bit address. 15-38 lists the CM values.
Table 15-38. Comparison Mask (CM) Values
Value
Meaning
1111_1000_0000_0000_0000
128 MB
1111_1100_0000_0000_0000
64 MB
1111_1110_0000_0000_0000
32 MB
1111_1111_0000_0000_0000
16 MB
1111_1111_1000_0000_0000
8 MB
1111_1111_1100_0000_0000
4 MB
1111_1111_1110_0000_0000
2 MB
1111_1111_1111_0000_0000
1 MB
1111_1111_1111_1000_0000
512 KB
1111_1111_1111_1100_0000
256 KB
1111_1111_1111_1110_0000
128 KB
1111_1111_1111_1111_0000
64 KB
1111_1111_1111_1111_1000
32 KB
1111_1111_1111_1111_1100
16 KB
1111_1111_1111_1111_1110
8 KB
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...