MSC8144E Reference Manual, Rev. 3
16-172
Freescale
Semiconductor
Serial RapidIO
®
Controller
16.6.63
Outbound Message x Source Address Registers (OMxSAR)
OMxSAR indicates the address from which the message unit controller is to read data. Software
must ensure that this is a valid local memory address. The source address must be aligned to a
double-word boundary, so the least significant three bits are reserved.
OM
[0–1]
SAR
Outbound Message 0–1 Source
Offset 0 x*0x100
Address Registers
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
SAD
TYPE
R/W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
SAD
—
TYPE
R/W
R
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 16-106. OMxSAR Field Descriptions
Bits
Reset Description
SAD
31–3
0
Source Address
The source address of the message operation. The contents are updated after every memory
read operation. For proper operation, this field should be modified only when the outbound
message controller is not enabled
—
2–0
0
Reserved. Write to zero for future compatibility.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...