Description
Reset
Type
Name
Bit/Field
QSSI Direction of Operation
Description
Value
TX (Transmit Mode) write direction
0
RX (Receive Mode) read direction
1
0
RW
DIR
8
QSSI Mode
Description
Value
Legacy SSI mode
0x0
Bi-SSI mode
0x1
Quad-SSI Mode
0x2
Advanced SSI Mode with 8-bit packet size
0x3
0x0
RW
MODE
7:6
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0
RO
reserved
5:3
QSSI Master/Slave Select
This bit selects Master or Slave mode and can be modified only when
the QSSI is disabled (
SSE
=0).
Description
Value
The QSSI is configured as a master.
0
The QSSI is configured as a slave.
1
0
RW
MS
2
QSSI Synchronous Serial Port Enable
Description
Value
QSSI operation is disabled.
0
QSSI operation is enabled.
1
Note:
The
HSCLKEN
bit in the
SSICR1
register should be
set only after applying reset to the QSSI module and
enabling the QSSI by setting the
SSE
bit, and before
any SSI data transfer. All other bits in the
SSICR1
register and all bits in
SSICR0
register can only be
programmed when the
SSE
is clear.
0
RW
SSE
1
QSSI Loopback Mode
Description
Value
Normal serial port operation enabled.
0
Output of the transmit serial shift register is connected internally
to the input of the receive serial shift register.
1
0
RW
LBM
0
June 18, 2014
1248
Texas Instruments-Production Data
Quad Synchronous Serial Interface (QSSI)