field in the
EPIHB8CFGn
register and on the chip select configuration selected by the
CSCFG
and
CSCFGEXT
field in the
EPIHB8CFG2
register.
Although the
EPI0S31
signal can be configured for the EPI clock signal in Host-Bus mode, it is not
required and should be configured as a GPIO to reduce EMI in the system. Any unused EPI controller
signals can be used as GPIOs or another alternate function.
Table 11-8. EPI Host-Bus 8 Signal Connections
HB8 Signal (
MODE
=XFIFO)
HB8 Signal (
MODE
=ADNOMUX (Cont.
Read))
HB8 Signal (
MODE
=ADMUX)
CSCFG
EPI Signal
D0
D0
AD0
X
a
EPI0S0
D1
D1
AD1
X
EPI0S1
D2
D2
AD2
X
EPI0S2
D3
D3
AD3
X
EPI0S3
D4
D4
AD4
X
EPI0S4
D5
D5
AD5
X
EPI0S5
D6
D6
AD6
X
EPI0S6
D7
D7
AD7
X
EPI0S7
-
A0
A8
X
EPI0S8
-
A1
A9
X
EPI0S9
-
A2
A10
X
EPI0S10
-
A3
A11
X
EPI0S11
-
A4
A12
X
EPI0S12
-
A5
A13
X
EPI0S13
-
A6
A14
X
EPI0S14
-
A7
A15
X
EPI0S15
-
A8
A16
X
EPI0S16
-
A9
A17
X
EPI0S17
-
A10
A18
X
EPI0S18
-
A11
A19
X
EPI0S19
-
A12
A20
X
EPI0S20
-
A13
A21
X
EPI0S21
-
A14
A22
X
EPI0S22
-
A15
A23
X
EPI0S23
-
A16
A24
X
EPI0S24
-
A17
A25
b
0x0
EPI0S25
0x1
CS1n
0x2
-
0x3
-
0x4
-
0x5
-
0x6
831
June 18, 2014
Texas Instruments-Production Data
Tiva
™
TM4C1294NCPDT Microcontroller