Register 64: PWM0 Fault Source 0 (PWM0FLTSRC0), offset 0x074
Register 65: PWM1 Fault Source 0 (PWM1FLTSRC0), offset 0x0B4
Register 66: PWM2 Fault Source 0 (PWM2FLTSRC0), offset 0x0F4
Register 67: PWM3 Fault Source 0 (PWM3FLTSRC0), offset 0x134
This register specifies which fault pin inputs are used to generate a fault condition. Each bit in the
following register indicates whether the corresponding fault pin is included in the fault condition. All
enabled fault pins are ORed together to form the
PWMnFLTSRC0
portion of the fault condition.
The
PWMnFLTSRC0
fault condition is then ORed with the
PWMnFLTSRC1
fault condition to
generate the final fault condition for the PWM generator.
If the
FLTSRC
bit in the
PWMnCTL
register (see page 1708) is clear, only the
Fault0
signal affects
the fault condition generated. Otherwise, sources defined in
PWMnFLTSRC0
and
PWMnFLTSRC1
affect the fault condition generated.
PWMn Fault Source 0 (PWMnFLTSRC0)
PWM0 base: 0x4002.8000
Offset 0x074
Type RW, reset 0x0000.0000
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
reserved
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
FAULT0
FAULT1
FAULT2
FAULT3
reserved
RW
RW
RW
RW
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0
RO
reserved
31:4
Fault3
Input
Description
Value
The
Fault3
signal is suppressed and cannot generate a fault
condition.
0
The
Fault3
signal value is ORed with all other fault condition
generation inputs (
Faultn
signals and digital comparators).
1
Note:
The
FLTSRC
bit in the
PWMnCTL
register must be set for this
bit to affect fault condition generation.
0
RW
FAULT3
3
1733
June 18, 2014
Texas Instruments-Production Data
Tiva
™
TM4C1294NCPDT Microcontroller