Register 68: Ethernet MAC Clock Configuration Register (EMACCC), offset
0xFC8
The following register is used to configure the clocks of the Ethernet Controller.
Ethernet MAC Clock Configuration Register (EMACCC)
Base 0x400E.C000
Offset 0xFC8
Type RO, reset 0x0000.0000
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
reserved
POL
PTPCEN
reserved
RO
RW
RW
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
reserved
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0
RO
reserved
31:19
PTP Clock Reference Enable
The PTP clock reference is MOSC.
This bit enables the MOSC to drive the PTP clock reference of the
Ethernet MAC.
Description
Value
PTP clock reference is disabled.
0
PTP clock reference is enabled.
1
0
RW
PTPCEN
18
LED Polarity Control
This bit controls the polarity of the LED outputs coming from the Ethernet
PHY.
Description
Value
LEDs are active high.
0
LEDs are active low.
1
0
RW
POL
17
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0
RO
reserved
16:0
June 18, 2014
1586
Texas Instruments-Production Data
Ethernet Controller