Figure 20-10. Propagation Delay Calculation in Clocks Supporting Peer-to-Peer Path
Correction ....................................................................................................... 1446
Figure 20-11. Wake-Up Frame Filter Register Bank ................................................................ 1454
Figure 20-12. Integrated PHY Diagram .................................................................................. 1458
Figure 20-13. Interface to Ethernet Jack ................................................................................. 1464
Figure 21-1.
USB Module Block Diagram ............................................................................. 1645
Analog Comparator Module Block Diagram ....................................................... 1654
Structure of Comparator Unit ............................................................................ 1655
Comparator Internal Reference Structure .......................................................... 1656
PWM Module Diagram ..................................................................................... 1671
PWM Generator Block Diagram ........................................................................ 1671
PWM Count-Down Mode .................................................................................. 1674
PWM Count-Up/Down Mode ............................................................................. 1674
PWM Generation Example In Count-Up/Down Mode .......................................... 1675
PWM Dead-Band Generator ............................................................................. 1675
QEI Block Diagram .......................................................................................... 1749
QEI Input Signal Logic ...................................................................................... 1750
Quadrature Encoder and Velocity Predivider Operation ...................................... 1752
128-Pin TQFP Package Pin Diagram ................................................................ 1771
Load Conditions ............................................................................................... 1823
JTAG Test Clock Input Timing ........................................................................... 1825
JTAG Test Access Port (TAP) Timing ................................................................ 1825
Power and Brown-Out Assertions vs V
Levels .............................................. 1827
Power and Brown-Out Assertions vs V
Levels ................................................ 1828
................................................................................... 1829
Glitch Response ....................................................................... 1829
Droop Response ...................................................................... 1830
Digital Power-On Reset Timing ......................................................................... 1831
Figure 27-10. Brown-Out Reset Timing .................................................................................. 1832
Figure 27-11. External Reset Timing (RST) ............................................................................ 1832
Figure 27-12. Software Reset Timing ..................................................................................... 1832
Figure 27-13. Watchdog Reset Timing ................................................................................... 1832
Figure 27-14. MOSC Failure Reset Timing ............................................................................. 1833
Figure 27-15. Hibernation Module Timing ............................................................................... 1846
Figure 27-16. ESD Protection ................................................................................................ 1851
Figure 27-17. ESD Protection for Non-Power Pins (Except WAKE Signal) ................................ 1852
Figure 27-18. SDRAM Initialization and Load Mode Register Timing ........................................ 1854
Figure 27-19. SDRAM Read Timing ....................................................................................... 1854
Figure 27-20. SDRAM Write Timing ....................................................................................... 1855
Figure 27-21. Host-Bus 8/16 Asynchronous Mode Read Timing ............................................... 1856
Figure 27-22. Host-Bus 8/16 Asynchronous Mode Write Timing ............................................... 1856
Figure 27-23. Host-Bus 8/16 Mode Asynchronous Muxed Read Timing .................................... 1857
Figure 27-24. Host-Bus 8/16 Mode Asynchronous Muxed Write Timing .................................... 1857
Figure 27-25. General-Purpose Mode Read and Write Timing ................................................. 1858
Figure 27-26. PSRAM Single Burst Read ............................................................................... 1859
Figure 27-27. PSRAM Single Burst Write ............................................................................... 1860
Figure 27-28. ADC External Reference Filtering ..................................................................... 1866
Figure 27-29. ADC Input Equivalency .................................................................................... 1866
15
June 18, 2014
Texas Instruments-Production Data
Tiva
™
TM4C1294NCPDT Microcontroller