Register 33: Ethernet MAC Receive Frame Count for CRC Error Frames
(EMACRXCNTCRCERR), offset 0x194
This register maintains the number of frames received with CRC error.
Note:
This counter is reset to all zeros by setting the
CNTRST
bit in the
Ethernet MAC MMC
Control (EMACMMCCTRL)
, offset 0x100.
Ethernet MAC Receive Frame Count for CRC Error Frames (EMACRXCNTCRCERR)
Base 0x400E.C000
Offset 0x194
Type RO, reset 0x0000.0000
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
RXCRCERR
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RXCRCERR
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
This field indicates the number of frames received with CRC error.
0x0
RO
RXCRCERR
31:0
June 18, 2014
1528
Texas Instruments-Production Data
Ethernet Controller