Register 7: PWM Raw Interrupt Status (PWMRIS), offset 0x018
This register provides the current set of interrupt sources that are asserted, regardless of whether
they are enabled to cause an interrupt to be asserted to the interrupt controller. The fault interrupt
is asserted based on the fault condition source that is specified by the
PWMnCTL
,
PWMnFLTSRC0
and
PWMnFLTSRC1
registers. The fault interrupt is latched on detection and must be cleared
through the
PWM Interrupt Status and Clear (PWMISC)
register. The actual value of the
MnFAULTn
signals can be observed using the
PWMSTATUS
register.
The PWM generator interrupts simply reflect the status of the PWM generators and are cleared via
the interrupt status register in the PWM generator blocks. If a bit is set, the event is active; if a bit
is clear the event is not active.
PWM Raw Interrupt Status (PWMRIS)
PWM0 base: 0x4002.8000
Offset 0x018
Type RO, reset 0x0000.0000
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
INTFAULT0
INTFAULT1
INTFAULT2
INTFAULT3
reserved
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
INTPWM0
INTPWM1
INTPWM2
INTPWM3
reserved
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x000
RO
reserved
31:20
Interrupt Fault PWM 3
Description
Value
The fault condition for PWM generator 3 has not been asserted.
0
The fault condition for PWM generator 3 is asserted.
1
Note:
If the
LATCH
bit is set in the
PWM3CTL
register, the
INTFAULT3
bit in this register can be cleared by writing a 1
to the
INTFAULT3
bit in the
PWMISC
register. If the
LATCH
bit is 0 in the
PWM3CTL
register, writing a 1 to the
INTFAULT3
bit in the
PWMISC
register has no effect.
0
RO
INTFAULT3
19
Interrupt Fault PWM 2
Description
Value
The fault condition for PWM generator 2 has not been asserted.
0
The fault condition for PWM generator 2 is asserted.
1
Note:
If the
LATCH
bit is set in the
PWM2CTL
register, the
INTFAULT2
bit in this register can be cleared by writing a 1
to the
INTFAULT2
bit in the
PWMISC
register. If the
LATCH
bit is 0 in the
PWM2CTL
register, writing a 1 to the
INTFAULT2
bit in the
PWMISC
register has no effect.
0
RO
INTFAULT2
18
June 18, 2014
1694
Texas Instruments-Production Data
Pulse Width Modulator (PWM)