■
LDO Deep-Sleep Power Calibration (LDODPCAL)
: Provides factory recommendations for the
LDO value in Deep-Sleep mode
■
Sleep Power Configuration (SLPPWRCFG)
: Controls the power saving modes for Flash memory
and SRAM in Sleep mode
■
Deep-Sleep Power Configuration (DSLPPWRCFG)
: Controls the power saving modes for
Flash memory and SRAM in Deep-Sleep mode
■
Deep-Sleep Clock Configuration (DSCLKCFG)
: Controls the clocking in Deep-Sleep mode
■
Sleep / Deep-Sleep Power Mode Status (SDPMST)
: Provides status information on the various
power saving events
Peripheral Power Control
The
Peripheral Power Control (PCx)
registers reside at offset 0x900 in the System Control module
register space. For modules that reside in a separate power domain, the user has the capability to
power down the module by setting the appropriate
Pn
bit to 0x0. This configuration provides the
lowest power consumption state of the module. Currently the following registers can be programmed
to disable power to the module:
■
PCCAN
register
■
PCEMAC
register
■
PCEPHY
register
■
PCUSB
register
■
PCCCM
register
Modification to other PCx registers have no effect, since they are not on their own power domain.
Peripheral Memory Power Control
When Deep-Sleep is entered, users have the capability to reduce power further in peripheral modules
which have their own associated memory array. Many of these peripherals can be programmed to
enable a low-power retention mode or a power down of their associated peripheral SRAM array. If
retention is supported and the
PWRCTL
bit field of the module's
xMPC
register is programmed to
0x1, the associated peripheral SRAM memory array is put in retention mode in which no accesses
can be performed. When the
PWRCTL
bit is set to 0x0 in Deep-Sleep mode, the memory is powered
off, the contents are lost and the SRAM is not accessible. The peripheral's
Power Domain Status
(xPDS)
can be read to determine the status of the peripheral's memory array as well as the
peripheral's current power domain status. The table below lists the capabilities of peripherals with
SRAM arrays during low power modes.
Table 5-8. Peripheral Memory Power Control
Memory Array Power Down Capability?
Memory Retention Capability?
Module
Yes
Yes
USB
Yes
(only when power domain is off,
PCEMAC
register = 0x0)
No
EMAC
Yes
No
CAN
243
June 18, 2014
Texas Instruments-Production Data
Tiva
™
TM4C1294NCPDT Microcontroller