Table 9-13. μDMA Register Map (continued)
See
page
Description
Reset
Type
Name
Offset
DMA Channel Enable Set
0x0000.0000
RW
DMAENASET
0x028
DMA Channel Enable Clear
-
WO
DMAENACLR
0x02C
DMA Channel Primary Alternate Set
0x0000.0000
RW
DMAALTSET
0x030
DMA Channel Primary Alternate Clear
-
WO
DMAALTCLR
0x034
DMA Channel Priority Set
0x0000.0000
RW
DMAPRIOSET
0x038
DMA Channel Priority Clear
-
WO
DMAPRIOCLR
0x03C
DMA Bus Error Clear
0x0000.0000
RW
DMAERRCLR
0x04C
DMA Channel Assignment
0x0000.0000
RW
DMACHASGN
0x500
DMA Channel Map Select 0
0x0000.0000
RW
DMACHMAP0
0x510
DMA Channel Map Select 1
0x0000.0000
RW
DMACHMAP1
0x514
DMA Channel Map Select 2
0x0000.0000
RW
DMACHMAP2
0x518
DMA Channel Map Select 3
0x0000.0000
RW
DMACHMAP3
0x51C
DMA Peripheral Identification 4
0x0000.0004
RO
DMAPeriphID4
0xFD0
DMA Peripheral Identification 0
0x0000.0030
RO
DMAPeriphID0
0xFE0
DMA Peripheral Identification 1
0x0000.00B2
RO
DMAPeriphID1
0xFE4
DMA Peripheral Identification 2
0x0000.000B
RO
DMAPeriphID2
0xFE8
DMA Peripheral Identification 3
0x0000.0000
RO
DMAPeriphID3
0xFEC
DMA PrimeCell Identification 0
0x0000.000D
RO
DMAPCellID0
0xFF0
DMA PrimeCell Identification 1
0x0000.00F0
RO
DMAPCellID1
0xFF4
DMA PrimeCell Identification 2
0x0000.0005
RO
DMAPCellID2
0xFF8
DMA PrimeCell Identification 3
0x0000.00B1
RO
DMAPCellID3
0xFFC
9.5
μDMA Channel Control Structure
The μDMA Channel Control Structure holds the transfer settings for a μDMA channel. Each channel
has two control structures, which are located in a table in system memory. Refer to “Channel
Configuration” on page 683 for an explanation of the Channel Control Table and the Channel Control
Structure.
The channel control structure is one entry in the channel control table. Each channel has a primary
and alternate structure. The primary control structures are located at offsets 0x0, 0x10, 0x20 and
so on. The alternate control structures are located at offsets 0x200, 0x210, 0x220, and so on.
June 18, 2014
702
Texas Instruments-Production Data
Micro Direct Memory Access (μDMA)