Register 44: EPI Host-Bus 8 Timing Extension (EPIHB8TIME4), offset 0x31C
Important:
The
MODE
field in the
EPICFG
register determines which configuration is enabled.
For
EPIHB8TIME4
to be valid, the
MODE
field must be 0x2.
EPI Host-Bus 8 Timing Extension (EPIHB8TIME4)
Base 0x400D.0000
Offset 0x31C
Type RW, reset 0x0002.2000
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
reserved
IRDYDLY
reserved
RO
RO
RO
RO
RO
RO
RO
RO
RW
RW
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RDWSM
reserved
WRWSM
reserved
CAPWIDTH
reserved
RW
RO
RO
RO
RW
RO
RO
RO
RO
RO
RO
RO
RW
RW
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
1
0
1
Reset
Description
Reset
Type
Name
Bit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x00
RO
reserved
31:26
CS3n Input Ready Delay
Description
Value
reserved
0
Stall begins one EPI clocks past iRDY low being sampled on
the rising edge of EPIO clock.
1
Stall begins two EPI clocks past iRDY low being sampled on
the rising edge of EPIO clock.
2
Stall begins three EPI clocks past iRDY low being sampled on
the rising edge of EPIO clock.
3
0x0
RW
IRDYDLY
25:24
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
Bits [18:16] have the same RTL implementation as the
HB16TIMEn
register, even though this is not used in HB8 mode. Thus, the reset
value of 0x2 is carried over from the
PSRAMSZ
bits of
HB16TIMEn
.
0x002
RO
reserved
23:14
CS3n Inter-transfer Capture Width
Controls the delay between Host-Bus transfers.
Description
Value
Reserved
0x0
1 EPI clock.
0x1
2 EPI clock.
0x2
Reserved
0x3
0x2
RW
CAPWIDTH
13:12
941
June 18, 2014
Texas Instruments-Production Data
Tiva
™
TM4C1294NCPDT Microcontroller