Figure 27-25. General-Purpose Mode Read and Write Timing
Read
E28
E31
E25
E27
E30
Clock
(
EPI0S31
)
Frame
(
EPI0S30)
RD
(
EPI0S29
)
WR
(
EPI0S28
)
Address
Data
E29
E30
Write
Data
Data
E26
Note:
This figure illustrates accesses where the
FRM50
bit is clear, the
FRMCNT
field is 0x0 and the
WR2CYC
bit is clear.
Table 27-43. EPI PSRAM Interface Characteristics
Unit
Max
Nom
Min
Parameter Name
Parameter
Parameter No
ns
-
-
20
EPI_CLK period
T
EPICLK
E33
ns
1.8
-
-
EPI_CLK rise or fall time
T
RTFT
E34
ns
20
-
4.5
Falling EPI_CLK to Address/Write Data or
Control output valid
a
T
OV
E35
ns
-
-
2
Falling EPI_CLK to Address/Write Data or
Control hold time
a
T
HT
E36
ns
9
-
-
Read data setup time from EPI_CLK rising
T
SUP
E37
ns
-
-
0
Read data output hold from EPI_CLK rising
T
DH
E38
ns
9
-
-
iRDY setup time
T
IRV
E39
ns
9
-
-
iRDY hold time
T
IRH
E40
a. Control output includes WRn, RDn, OEn, BSELn, ALE, and CSn.
June 18, 2014
1858
Texas Instruments-Production Data
Electrical Characteristics