Register 1: CRC Control (CRCCTRL), offset 0x400
The
CRC Control (CRCCTRL)
register is used to configure control of the CRC.
CRC Control (CRCCTRL)
Base 0x4403.0000
Offset 0x400
Type RW, reset 0x0000.0000
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
reserved
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
TYPE
ENDIAN
reserved
BR
OBR
RESINV
reserved
SIZE
INIT
reserved
RW
RW
RW
RW
RW
RW
RO
RW
RW
RW
RO
RO
RW
RW
RW
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x0000
RO
reserved
31:15
CRC Initialization
Determines initialization value of CRC. This field is self-clearing. With
the first write to the
CRC Data Input (CRCDIN)
register, this value clears
to zero and remains zero for the rest of the operation unless written
again.
Description
Value
Use the
CRCSEED
register context as the starting value
0x0
reserved
0x1
Initialize to all '0s'
0x2
Initialize to all '1s'
0x3
0x0
RW
INIT
14:13
Input Data Size
Description
Value
32-bit (word)
0
8-bit (byte)
1
0
RW
SIZE
12
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x0
RO
reserved
11:10
Result Inverse Enable
Description
Value
No effect
0
Invert the result bits before storing in the
CRCRSLTPP
register.
1
0
RW
RESINV
9
June 18, 2014
950
Texas Instruments-Production Data
Cyclical Redundancy Check (CRC)