Description
Reset
Type
Name
Bit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x0000
RO
reserved
31:16
Enable Clear To Send
Description
Value
CTS hardware flow control is disabled.
0
CTS hardware flow control is enabled. Data is only transmitted
when the
UnCTS
signal is asserted.
1
0
RW
CTSEN
15
Enable Request to Send
Description
Value
RTS hardware flow control is disabled.
0
RTS hardware flow control is enabled. Data is only requested
(by asserting
UnRTS
) when the receive FIFO has available
entries.
1
0
RW
RTSEN
14
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0
RO
reserved
13:12
Request to Send
When
RTSEN
is clear, the status of this bit is reflected on the
U1RTS
signal. If
RTSEN
is set, this bit is ignored on a write and should be ignored
on read.
0
RW
RTS
11
Data Terminal Ready
This bit sets the state of the
UnDTR
output.
0
RW
DTR
10
UART Receive Enable
Description
Value
The receive section of the UART is disabled.
0
The receive section of the UART is enabled.
1
If the UART is disabled in the middle of a receive, it completes the current
character before stopping.
Note:
To enable reception, the
UARTEN
bit must also be set.
1
RW
RXE
9
UART Transmit Enable
Description
Value
The transmit section of the UART is disabled.
0
The transmit section of the UART is enabled.
1
If the UART is disabled in the middle of a transmission, it completes the
current character before stopping.
Note:
To enable transmission, the
UARTEN
bit must also be set.
1
RW
TXE
8
1189
June 18, 2014
Texas Instruments-Production Data
Tiva
™
TM4C1294NCPDT Microcontroller