Register 12: UART Masked Interrupt Status (UARTMIS), offset 0x040
The
UARTMIS
register is the masked interrupt status register. On a read, this register gives the
current masked status value of the corresponding interrupt. A write has no effect.
UART Masked Interrupt Status (UARTMIS)
UART0 base: 0x4000.C000
UART1 base: 0x4000.D000
UART2 base: 0x4000.E000
UART3 base: 0x4000.F000
UART4 base: 0x4001.0000
UART5 base: 0x4001.1000
UART6 base: 0x4001.2000
UART7 base: 0x4001.3000
Offset 0x040
Type RO, reset 0x0000.0000
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
DMARXMIS
DMATXMIS
reserved
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIMIS
CTSMIS
DCDMIS
DSRMIS
RXMIS
TXMIS
RTMIS
FEMIS
PEMIS
BEMIS
OEMIS
EOTMIS
9BITMIS
reserved
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0
RO
reserved
31:18
Transmit DMA Masked Interrupt Status
Description
Value
An interrupt has not occurred or is masked.
0
An unmasked interrupt was signaled due to the completion of
the transmit DMA.
1
This bit is cleared by writing a 1 to the
DMATXIC
bit in the
UARTICR
register.
0
RO
DMATXMIS
17
Receive DMA Masked Interrupt Status
Description
Value
An interrupt has not occurred or is masked.
0
An unmasked interrupt was signaled due to the completion of
the receive DMA.
1
This bit is cleared by writing a 1 to the
DMARXIC
bit in the
UARTICR
register.
0
RO
DMARXMIS
16
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0
RO
reserved
15:13
June 18, 2014
1202
Texas Instruments-Production Data
Universal Asynchronous Receivers/Transmitters (UARTs)