Register 89: Ethernet PHY MII Interrupt Status 2 - MR19 (EPHYMISR2), address
0x013
This register contains additional event status and enables for the interrupt function. If an event has
occurred since the last read of this register, the corresponding status bit is set. If the corresponding
enable bit in the register is set, an interrupt is generated if the event occurs. The
INTEN
bit (bit 1)
in the
EPHYSCR
register (PHY offset 0x011) must also be set to allow interrupts. The status
indications in this register are set even if the interrupt is not enabled.
Ethernet PHY MII Interrupt Status 2 - MR19 (EPHYMISR2)
Base n/a
Address 0x013
Type RW, reset 0x0000
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
JABBEREN
POLINTEN
SLEEPEN
MDICOEN
LBFIFOEN
PAGERXEN
ANERREN
reserved
JABBER
POLINT
SLEEP
MDICO
LBFIFO
PAGERX
ANERR
reserved
RO
RW
RW
RW
RW
RW
RW
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0
RO
reserved
15
Auto-Negotiation Error Interrupt
Reading this bit clears the interrupt.
Description
Value
No Auto-negotiation error event pending.
0
Auto-negotiation error interrupt is pending.
1
0
RO
ANERR
14
Page Receive Interrupt
Reading this bit clears the interrupt.
Description
Value
Page has not been received.
0
Page has been received.
1
0
RO
PAGERX
13
Loopback FIFO Overflow/Underflow Event Interrupt
Reading this bit clears the interrupt.
Description
Value
No FIFO Overflow/Underflow event pending.
0
FIFO Overflow/Underflow event interrupt pending.
1
0
RO
LBFIFO
12
MDI/MDIX Crossover Status Changed Interrupt
Reading this bit clears the interrupt.
Description
Value
MDI crossover status has not changed.
0
MDI crossover status changed interrupt is pending.
1
0
RO
MDICO
11
1625
June 18, 2014
Texas Instruments-Production Data
Tiva
™
TM4C1294NCPDT Microcontroller