Description
Reset
Type
Name
Bit/Field
UART Receive Time-Out Masked Interrupt Status
Description
Value
An interrupt has not occurred or is masked.
0
An unmasked interrupt was signaled due to a receive time out.
1
This bit is cleared by writing a 1 to the
RTIC
bit in the
UARTICR
register.
For receive timeout, the
RTIM
bit in the
UARTIM
register must be set
to see the
RTMIS
status.
0
RO
RTMIS
6
UART Transmit Masked Interrupt Status
Description
Value
An interrupt has not occurred or is masked.
0
An unmasked interrupt was signaled due to passing through
the specified transmit FIFO level (if the
EOT
bit is clear) or due
to the transmission of the last data bit (if the
EOT
bit is set).
1
This bit is cleared by writing a 1 to the
TXIC
bit in the
UARTICR
register
or by writing data to the transmit FIFO until it becomes greater than the
trigger level, if the FIFO is enabled, or by writing a single byte if the FIFO
is disabled.
0
RO
TXMIS
5
UART Receive Masked Interrupt Status
Description
Value
An interrupt has not occurred or is masked.
0
An unmasked interrupt was signaled due to passing through
the specified receive FIFO level.
1
This bit is cleared by writing a 1 to the
RXIC
bit in the
UARTICR
register
or by reading data from the receive FIFO until it becomes less than the
trigger level, if the FIFO is enabled, or by reading a single byte if the
FIFO is disabled.
0
RO
RXMIS
4
UART Data Set Ready Modem Masked Interrupt Status
Description
Value
An interrupt has not occurred or is masked.
0
An unmasked interrupt was signaled due to Data Set Ready.
1
This bit is cleared by writing a 1 to the
DSRIC
bit in the
UARTICR
register.
0
RO
DSRMIS
3
UART Data Carrier Detect Modem Masked Interrupt Status
Description
Value
An interrupt has not occurred or is masked.
0
An unmasked interrupt was signaled due to Data Carrier Detect.
1
This bit is cleared by writing a 1 to the
DCDIC
bit in the
UARTICR
register.
0
RO
DCDMIS
2
June 18, 2014
1204
Texas Instruments-Production Data
Universal Asynchronous Receivers/Transmitters (UARTs)