Register 55: CPU ID Base (CPUID), offset 0xD00
Note:
This register can only be accessed from privileged mode.
The
CPUID
register contains the ARM® Cortex™-M4 processor part number, version, and
implementation information.
CPU ID Base (CPUID)
Base 0xE000.E000
Offset 0xD00
Type RO, reset 0x410F.C241
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
CON
VAR
IMP
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
1
1
1
1
0
0
0
0
1
0
0
0
0
0
1
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
REV
PARTNO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
1
0
0
0
0
0
1
0
0
1
0
0
0
0
1
1
Reset
Description
Reset
Type
Name
Bit/Field
Implementer Code
Description
Value
ARM
0x41
0x41
RO
IMP
31:24
Variant Number
Description
Value
The rn value in the rnpn product revision identifier, for example,
the 0 in r0p0.
0x0
0x0
RO
VAR
23:20
Constant
Description
Value
Always reads as 0xF.
0xF
0xF
RO
CON
19:16
Part Number
Description
Value
Cortex-M4 processor.
0xC24
0xC24
RO
PARTNO
15:4
Revision Number
Description
Value
The pn value in the rnpn product revision identifier, for example,
the 1 in r0p1.
0x1
0x1
RO
REV
3:0
June 18, 2014
166
Texas Instruments-Production Data
Cortex-M4 Peripherals