Register 1: SysTick Control and Status Register (STCTRL), offset 0x010
Note:
This register can only be accessed from privileged mode.
The SysTick
STCTRL
register enables the SysTick features.
SysTick Control and Status Register (STCTRL)
Base 0xE000.E000
Offset 0x010
Type RW, reset 0x0000.0000
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
COUNT
reserved
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
ENABLE
INTEN
CLK_SRC
reserved
RW
RW
RW
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x000
RO
reserved
31:17
Count Flag
Description
Value
The SysTick timer has not counted to 0 since the last time
this bit was read.
0
The SysTick timer has counted to 0 since the last time
this bit was read.
1
This bit is cleared by a read of the register or if the
STCURRENT
register
is written with any value.
If read by the debugger using the DAP, this bit is cleared only if the
MasterType
bit in the
AHB-AP Control Register
is clear. Otherwise,
the
COUNT
bit is not changed by the debugger read. See the
ARM®
Debug Interface V5 Architecture Specification
for more information on
MasterType
.
0
RO
COUNT
16
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x000
RO
reserved
15:3
Clock Source
Description
Value
Precision internal oscillator (PIOSC) divided by 4
0
System clock
1
0
RW
CLK_SRC
2
June 18, 2014
150
Texas Instruments-Production Data
Cortex-M4 Peripherals