Register 168: Hibernation Peripheral Ready (PRHIB), offset 0xA14
The
PRHIB
register indicates whether the Hibernation module is ready to be accessed by software
following a change in status of power, Run mode clocking, or reset. A power change is initiated if
the corresponding
PCHIB
bit is changed from 0 to 1. A Run mode clocking change is initiated if the
corresponding
RCGCHIB
bit is changed. A reset change is initiated if the corresponding
SRHIB
bit
is changed from 0 to 1.
The
PRHIB
bit is cleared on any of the above events and is not set again until the module is
completely powered, enabled, and internally reset.
Hibernation Peripheral Ready (PRHIB)
Base 0x400F.E000
Offset 0xA14
Type RO, reset 0x0000.0001
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
reserved
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R0
reserved
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0
RO
reserved
31:1
Hibernation Module Peripheral Ready
Description
Value
The Hibernation module is not ready for access. It is unclocked,
unpowered, or in the process of completing a reset sequence.
0
The Hibernation module is ready for access.
1
1
RO
R0
0
June 18, 2014
504
Texas Instruments-Production Data
System Control