List of Figures
TM4C1294NCPDT Microcontroller High-Level Block Diagram ....................... 54
CPU Block Diagram ............................................................................................. 82
TPIU Block Diagram ............................................................................................ 83
Cortex-M4F Register Set ...................................................................................... 86
Bit-Band Mapping .............................................................................................. 111
Data Storage ..................................................................................................... 112
Vector Table ...................................................................................................... 119
Exception Stack Frame ...................................................................................... 122
SRD Use Example ............................................................................................. 140
FPU Register Bank ............................................................................................ 143
JTAG Module Block Diagram .............................................................................. 208
Test Access Port State Machine ......................................................................... 212
IDCODE Register Format ................................................................................... 218
BYPASS Register Format ................................................................................... 218
Boundary Scan Register Format ......................................................................... 218
Basic RST Configuration .................................................................................... 224
External Circuitry to Extend Power-On Reset ....................................................... 224
Reset Circuit Controlled by Switch ...................................................................... 224
Power Architecture ............................................................................................ 229
Main Clock Tree ................................................................................................ 233
Module Clock Selection ...................................................................................... 242
Hibernation Module Block Diagram ..................................................................... 533
Using a Crystal as the Hibernation Clock Source with a Single Battery Source ...... 537
Using a Dedicated Oscillator as the Hibernation Clock Source with VDD3ON
Mode ................................................................................................................ 537
............................................................ 538
Counter Behavior with a TRIM Value of 0x8002 ................................................... 542
Counter Behavior with a TRIM Value of 0x7FFC .................................................. 542
Tamper Block Diagram ....................................................................................... 542
Tamper Pad with Glitch Filtering ......................................................................... 543
Internal Memory Block Diagram .......................................................................... 601
Flash Memory Configuration ............................................................................... 605
Single 256-Bit Prefetch Buffer Set ....................................................................... 606
Four 256-Bit Prefetch Buffer Configuration .......................................................... 606
Single Cycle Access, 0 Wait States ..................................................................... 607
Prefetch Fills from Flash ..................................................................................... 608
Mirror Mode Function ......................................................................................... 609
μDMA Block Diagram ......................................................................................... 679
Example of Ping-Pong μDMA Transaction ........................................................... 686
Memory Scatter-Gather, Setup and Configuration ................................................ 688
Memory Scatter-Gather, μDMA Copy Sequence .................................................. 689
Peripheral Scatter-Gather, Setup and Configuration ............................................. 691
Peripheral Scatter-Gather, μDMA Copy Sequence ............................................... 692
Digital I/O Pads ................................................................................................. 747
Analog/Digital I/O Pads ...................................................................................... 748
GPIODATA Write Example ................................................................................. 749
June 18, 2014
12
Texas Instruments-Production Data
Table of Contents