Figure 11-14. Host-Bus Write Cycle with Multiplexed Address and Data, MODE = 0x0, WRHIGH = 0,
RDHIGH = 0
Data
ALE
(
EPI0S30
)
CSn
(
EPI0S30)
WRn
(
EPI0S29
)
RDn/OEn
(
EPI0S28
)
Address
(high order, non muxed)
Muxed
Address/Data
Address
BSEL0n/
BSEL1n
a
a
BSEL0n and BSEL1n are available in Host-Bus 16 mode only.
When using ALE with dual CSn configuration (
CSCFGEXT
bit is 0 and the
CSCFG
field is 0x3 in the
EPIHBnCFG2
register) or quad chip select (
CSCFGEXT
bit is 1 and
CSCSFG
is 0x2), the appropriate
CSn signal is asserted at the same time as ALE, as shown in Figure 11-15 on page 846.
Figure 11-15. Host-Bus Write Cycle with Multiplexed Address and Data and ALE with Dual or Quad CSn
Data
ALE
(
EPI0S30
)
CS0n/CS1n/CS2n/CS3n
(
EPI0S26
/
EPI0S27/
EPIOS34/EPIOS33
)
WRn
(
EPI0S29
)
RDn/OEn
(
EPI0S28
)
Address
(high order, non muxed)
Muxed
Address/Data
Address
BSEL0n/
BSEL1n
a
a
BSEL0n and BSEL1n are available in Host-Bus 16 mode only.
Figure 11-16 on page 846 shows continuous read mode accesses. In this mode, reads are performed
by keeping the read mode selected (output enable is asserted) and then changing the address pins.
The data pins are changed by the SRAM after the address pins change.
Figure 11-16. Continuous Read Mode Accesses
Addr2
OEn
Address
Data
Addr1
Addr3
Data2
Data1
Data3
June 18, 2014
846
Texas Instruments-Production Data
External Peripheral Interface (EPI)