Register 12: QSSI Clock Configuration (SSICC), offset 0xFC8
The
SSICC
register controls the baud clock source for the QSSI module.
Note:
If ALTCLK is used for the QSSI baud clock, the system clock frequency must be at least
twice that of the ALTCLK programmed value in Run mode.
QSSI Clock Configuration (SSICC)
QSSI0 base: 0x4000.8000
QSSI1 base: 0x4000.9000
QSSI2 base: 0x4000.A000
QSSI3 base: 0x4000.B000
Offset 0xFC8
Type RW, reset 0x0000.0000
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
reserved
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
CS
reserved
RW
RW
RW
RW
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x0000.000
RO
reserved
31:4
QSSI Baud Clock Source
The following table specifies the source that generates for the QSSI
baud clock:
Description
Value
System clock (based on clock source and divisor factor
programmed in
RSCLKCFG
register in the System Control
Module)
0x0
reserved
0x1-0x4
Alternate clock source as defined by
ALTCLKCFG
register
in System Control Module.
0x5
Reserved
0x6 - 0xF
0
RW
CS
3:0
June 18, 2014
1262
Texas Instruments-Production Data
Quad Synchronous Serial Interface (QSSI)