Register 29: EEPROM Interrupt (EEINT), offset 0x040
The
EEINT
register is used to control whether an interrupt should be generated when a write to
EEPROM completes as indicated by the
EEDONE
register value changing from 0x1 to any other
value. If the
INT
bit in this register is set, the
ERIS
bit in the
Flash Controller Raw Interrupt Status
(FCRIS)
register is set whenever the
EEDONE
register value changes from 0x1 as the Flash memory
and the EEPROM share an interrupt vector.
EEPROM Interrupt (EEINT)
Base 0x400A.F000
Offset 0x040
Type RW, reset 0x0000.0000
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
reserved
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
INT
reserved
RW
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x0000.000
RO
reserved
31:1
Interrupt Enable
Description
Value
No interrupt is generated.
0
An interrupt is generated when the
EEDONE
register transitions
from 1 to 0 or an error occurs. The
EEDONE
register provides
status after a write to an offset location as well as a write to the
password and protection bits.
1
0
RW
INT
0
663
June 18, 2014
Texas Instruments-Production Data
Tiva
™
TM4C1294NCPDT Microcontroller