Register 28: GPIO Wake Level (GPIOWAKELVL), offset 0x544
This register is used to configure the wake level for K[7:4] in the hibernation module. The wake
source must be enabled in the
GPIOWAKEPEN
register at offset 0x540. In order for this register
configuration to become implemented, the
WUUNLK
bit needs to be set in the
HIBIO
register at offset
0x02C in the hibernation module.
Note:
This register is only available on Port K.
GPIO Wake Level (GPIOWAKELVL)
GPIO Port A (AHB) base: 0x4005.8000
GPIO Port B (AHB) base: 0x4005.9000
GPIO Port C (AHB) base: 0x4005.A000
GPIO Port D (AHB) base: 0x4005.B000
GPIO Port E (AHB) base: 0x4005.C000
GPIO Port F (AHB) base: 0x4005.D000
GPIO Port G (AHB) base: 0x4005.E000
GPIO Port H (AHB) base: 0x4005.F000
GPIO Port J (AHB) base: 0x4006.0000
GPIO Port K (AHB) base: 0x4006.1000
GPIO Port L (AHB) base: 0x4006.2000
GPIO Port M (AHB) base: 0x4006.3000
GPIO Port N (AHB) base: 0x4006.4000
GPIO Port P (AHB) base: 0x4006.5000
GPIO Port Q (AHB) base: 0x4006.6000
Offset 0x544
Type RW, reset 0x0000.0000
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
reserved
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
reserved
WAKELVL4
WAKELVL5
WAKELVL6
WAKELVL7
reserved
RO
RO
RO
RO
RW
RW
RW
RW
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x0000.000
RO
reserved
31:8
K[7] Wake Level
Description
Value
Wake level low
0
Wake level high
1
0
RW
WAKELVL7
7
K[6] Wake Level
Description
Value
Wake level low
0
Wake level high
1
0
RW
WAKELVL6
6
795
June 18, 2014
Texas Instruments-Production Data
Tiva
™
TM4C1294NCPDT Microcontroller