Description
Reset
Type
Name
Bit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x0
RO
reserved
7:6
Addend Register Update
Description
Value
No effect.
0
When set, the content of the Timestamp Addend register is
updated in the PTP block for fine correction. This is cleared
when the update is completed. This register bit should be zero
before setting it.
1
0x0
RW
ADDREGUP
5
Timestamp Interrupt Trigger Enable
Description
Value
No effect.
0
The timestamp interrupt is generated when the System Time
becomes greater than the value written in the
Ethernet MAC
Target Time Seconds/Nanoseconds
(EMACTARGSEC/EMACTARGNANO)
registers. This bit is
reset after the generation of the Timestamp Trigger Interrupt.
1
0x0
RW
INTTRIG
4
Timestamp Update
This bit should be read zero before updating it. This bit is reset when
the update is completed in hardware. The Timestamp Higher Word
register is not updated.
Description
Value
No effect.
0
When set, the system time is updated (added or subtracted)
with the value specified in
EMACTIMSECU
(System Time -
Seconds Update Register) and
EMACTIMNANOU
(System
Time - Nanoseconds Update Register).
1
0x0
RW
TSUPDT
3
Timestamp Initialize
This bit should read zero before updating it.
Description
Value
This bit is reset when the initialization is complete.
0x0
The system time is initialized (overwritten) with the value
specified in the
Ethernet MAC System Time-Seconds Update
(EMACTIMSECU)
and the
Ethernet MAC System
Time-Nanoseconds Update (EMACTIMNANOU)
registers.
0x1
0x0
RW
TSINIT
2
June 18, 2014
1536
Texas Instruments-Production Data
Ethernet Controller