Register 8: Hibernation Interrupt Clear (HIBIC), offset 0x020
This register is the interrupt write-one-to-clear register for the Hibernation module interrupt sources.
Writing a 1 to a bit clears the corresponding interrupt in the
HIBRIS
register.
Note:
Writes to the
RSTWK
,
PADIOWK
and
WC
bits of this register are immediate and the status
may be read from the
HIBRIS
and
HIBMIS
registers without monitoring the
WRC
bit of the
HIBCTL
register.
Note:
All I/O wake sources are cleared by a write to either or both the
RSTWK
and
PADIOWK
bits.
This clears the source of interrupts for
RSTWK
,
PADIOWK
and the
GPIOWAKESTAT
register.
Hibernation Interrupt Clear (HIBIC)
Base 0x400F.C000
Offset 0x020
Type RW1C, reset 0x0000.0000
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
reserved
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RTCALT0
reserved
LOWBAT
EXTW
WC
PADIOWK
RSTWK
VDDFAIL
reserved
RW1C
RO
RW1C
RW1C
RW1C
RW1C
RW1C
RW1C
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x0000.000
RO
reserved
31:8
VDD Fail Interrupt Clear
Writing a 1 to this bit clears the
VDDFAIL
bit in the
HIBRIS
and
HIBMIS
registers.
Reads return the raw interrupt status.
0
RW1C
VDDFAIL
7
Reset Pad I/O Wake-Up Interrupt Clear
Writing a 1 to this bit clears the
RSTWK
bit in the
HIBRIS
and
HIBMIS
registers.
Reads return the raw interrupt status.
0
RW1C
RSTWK
6
Pad I/O Wake-Up Interrupt Clear
Writing a 1 to this bit clears the
PADIOWK
bit in the
HIBRIS
and
HIBMIS
registers.
Reads return the raw interrupt status.
0
RW1C
PADIOWK
5
Write Complete/Capable Interrupt Clear
Writing a 1 to this bit clears the
WC
bit in the
HIBRIS
and
HIBMIS
registers.
Reads return the raw interrupt status.
0
RW1C
WC
4
External Wake-Up Interrupt Clear
Writing a 1 to this bit clears the
EXTW
bit in the
HIBRIS
and
HIBMIS
registers.
Reads return the raw interrupt status.
0
RW1C
EXTW
3
June 18, 2014
568
Texas Instruments-Production Data
Hibernation Module