Description
Reset
Type
Name
Bit/Field
Flash Bank Clock High Time
Specifies the length of the flash bank clock high time
Description
Value
1/2 system clock period
0x0
1 system clock period
0x1
1.5 system clock periods
0x2
2 system clock periods
0x3
2.5 system clock periods
0x4
3 system clock periods
0x5
3.5 system clock periods
0x6
4 system clock periods
0x7
4.5 system clock periods
0x8
0x0
RW
FBCHT
9:6
Flash Bank Clock Edge
Specifies the relationship of flash clock to system clock
Description
Value
Flash clock rising aligns with system clock rising
0
Flash clock rising aligns with system clock falling
1
1
RW
FBCE
5
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
1
RW
reserved
4
Flash Wait State
This field specifies the number of wait states inserted.
Description
Value
0 wait states
0x0
1 wait state
0x1
2 wait states
0x2
3 wait states
0x3
4 wait states
0x4
5 wait states
0x5
6 wait states
0x6
7 wait states
0x7
reserved
0x8-0xF
0
RW
FWS
3:0
279
June 18, 2014
Texas Instruments-Production Data
Tiva
™
TM4C1294NCPDT Microcontroller