Description
Reset
Type
Name
Bit/Field
Scrambler Bypass
Description
Value
Scrambler bypass disabled.
0
Scrambler bypass enabled.
1
0x1
RW
SBPYASS
11
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0
RO
reserved
10
Loopback FIFO Depth
Description
Value
Four nibble FIFO
0x0
Five nibble FIFO
0x1
Six nibble FIFO
0x2
Eight nibble FIFO
0x3
This FIFO is used to adjust RX (recovered) clock rate to TX clock rate.
FIFO depth must be set based on expected maximum packet size and
clock accuracy. Default value sets to 5 nibbles.
0
RW
LBFIFO
9:8
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0
RO
reserved
7:5
Collision in Full-Duplex Mode
Description
Value
Disable collision indication in full-duplex mode. Collision
indication is active in half-duplex mode only.
0
Enable collision signaling in full-duplex mode.
1
0
RW
COLFDM
4
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0
RO
reserved
3
Test Interrupt
Description
Value
Do not generate interrupt
0
Generate an interrupt
1
Forces the PHY to generate an interrupt to facilitate interrupt testing.
Interrupts will continue to be generated as long as this bit remains set.
0
RW
TINT
2
June 18, 2014
1620
Texas Instruments-Production Data
Ethernet Controller