Register 52: Ethernet MAC DMA Bus Mode (EMACDMABUSMOD), offset 0xC00
The
Ethernet MAC DMA Bus Mode (EMACDMABUSMODE)
register establishes the operation
modes for the DMA.
Ethernet MAC DMA Bus Mode (EMACDMABUSMOD)
Base 0x400E.C000
Offset 0xC00
Type RW, reset 0x0002.0101
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
FB
RPBL
USP
8xPBL
AAL
MB
TXPR
reserved
RIB
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RO
RO
RO
RW
Type
0
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
SWR
DA
DSL
ATDS
PBL
PR
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
Type
1
0
0
0
0
0
0
0
1
0
0
0
0
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
Rebuild Burst
Description
Value
During a retry, split or loss of bus, the DMA rebuilds the pending
beats of any burst transfer with a continuous, uninterrupted burst
until the last word, which is a single burst.
0x0
During a retry, split or loss of bus, the DMA rebuilds the pending
beats of any burst transfer initiated with a defined fixed burst of
1, 4, 8, or 16.
0x1
0x0
RW
RIB
31
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x0
RO
reserved
30:28
Transmit Priority
Description
Value
The RX DMA has higher priority than the TX DMA during
arbitration for the system bus.
0x0
The TX DMA has higher priority than the RX DMA during
arbitration for the system bus.
0x1
0
RW
TXPR
27
Mixed Burst
Description
Value
Mixed burst is not enabled.
0x0
If the
FB
bit is 0, the DMA starts all bursts of length more than
16 with a continuous undefined burst.
For bursts less than 16, fixed and single bursts are used.
0x1
0
RW
MB
26
1553
June 18, 2014
Texas Instruments-Production Data
Tiva
™
TM4C1294NCPDT Microcontroller