Table 26-2. Signals by Pin Number (continued)
Description
Buffer Type
Pin Type
Pin Name
Pin Number
GPIO port L bit 5.
TTL
I/O
PL5
86
EPI module 0 signal 33.
TTL
I/O
EPI0S33
16/32-Bit Timer 0 Capture/Compare/PWM 1.
TTL
I/O
T0CCP1
USB data 5.
TTL
I/O
USB0D5
Positive supply for most of the logic function, including the
processor core and most peripherals. The voltage on this pin is
1.2 V and is supplied by the on-chip LDO. The
VDDC
pins should
only be connected to each other and an external capacitor as
specified in Table 27-15 on page 1834 .
Power
-
VDDC
87
Main oscillator crystal input or an external clock reference input.
Analog
I
OSC0
88
Main oscillator crystal output. Leave unconnected when using a
single-ended clock source.
Analog
O
OSC1
89
Positive supply for I/O and some logic.
Power
-
VDD
90
GPIO port B bit 2.
TTL
I/O
PB2
91
EPI module 0 signal 27.
TTL
I/O
EPI0S27
I
2
C module 0 clock. Note that this signal has an active pull-up. The
corresponding port pin should not be configured as open drain.
OD
I/O
I2C0SCL
16/32-Bit Timer 5 Capture/Compare/PWM 0.
TTL
I/O
T5CCP0
Asserted by the USB controller to signal the end of a USB transmit
packet or register write operation.
TTL
O
USB0STP
GPIO port B bit 3.
TTL
I/O
PB3
92
EPI module 0 signal 28.
TTL
I/O
EPI0S28
I
2
C module 0 data.
OD
I/O
I2C0SDA
16/32-Bit Timer 5 Capture/Compare/PWM 1.
TTL
I/O
T5CCP1
60-MHz clock to the external PHY.
TTL
O
USB0CLK
GPIO port L bit 7.
TTL
I/O
PL7
93
16/32-Bit Timer 1 Capture/Compare/PWM 1.
TTL
I/O
T1CCP1
Bidirectional differential data pin (D- per USB specification) for
USB0.
Analog
I/O
USB0DM
GPIO port L bit 6.
TTL
I/O
PL6
94
16/32-Bit Timer 1 Capture/Compare/PWM 0.
TTL
I/O
T1CCP0
Bidirectional differential data pin (D+ per USB specification) for
USB0.
Analog
I/O
USB0DP
GPIO port B bit 0.
TTL
I/O
PB0
95
CAN module 1 receive.
TTL
I
CAN1Rx
I
2
C module 5 clock. Note that this signal has an active pull-up. The
corresponding port pin should not be configured as open drain.
OD
I/O
I2C5SCL
16/32-Bit Timer 4 Capture/Compare/PWM 0.
TTL
I/O
T4CCP0
UART module 1 receive.
TTL
I
U1Rx
This signal senses the state of the USB ID signal. The USB PHY
enables an integrated pull-up, and an external element (USB
connector) indicates the initial state of the USB controller (pulled
down is the A side of the cable and pulled up is the B side).
Analog
I
USB0ID
1781
June 18, 2014
Texas Instruments-Production Data
Tiva
™
TM4C1294NCPDT Microcontroller